Efficient design of approximate carry-based sum calculating full adders for error-tolerant applications

Badiganchela Shiva Kumar, Galiveeti Umamaheswara Reddy

Abstract


Approximate computing is an innovative circuit design approach which can be applied in error-tolerant applications. This strategy introduces errors in computation to reduce an area and delay. The major power-consuming elements of full adder are XOR, AND, and OR operations. The sum computation in a conventional full adder is modified to produce an approximate sum which is calculated based on carry term. The major advantage of a proposed adder is the approximation error does not propagate to the next stages due to the error only in the sum term. The proposed adder was coded in verilog HDL and verified for different bit sizes. Results show that the proposed adder reduces hardware complexity with delay requirements.


Keywords


Approximate computing adder; Approximate sum; Error tolerant; Full adder; Hardware complexity; Verilog HDL

Full Text:

PDF


DOI: http://doi.org/10.11591/ijict.v14i3.pp1189-1198

Refbacks

  • There are currently no refbacks.


Copyright (c) 2025 Shiva Kumar B, Umamaheswara Reddy Galiveeti

Creative Commons License
This work is licensed under a Creative Commons Attribution-ShareAlike 4.0 International License.

The International Journal of Informatics and Communication Technology (IJ-ICT)
p-ISSN 2252-8776, e-ISSNĀ 2722-2616
This journal is published by the Institute of Advanced Engineering and Science (IAES) in collaboration with Intelektual Pustaka Media Utama (IPMU).

Web Analytics View IJICT Stats